# Analog Lab Final Exam Cadence

Rayi Giri Varshini - EE22BTECH11215

#### **Morning Slot:**

**1.0.** (Compulsory Question) For NMOS, when  $V_{ds} \ge V_b - V_{th}$  gm =  $\mu_n C_{ox}$  w/L  $V_{ds}$ 



The circuit is as shown.



## a) gm vs. $V_{\text{ds}}$ curve



## b) Intrinsic gain vs. $I_{\rm d}$



c) Adding a degenerative resistor and checking effective gm, input and output resistance.

Vin =0 bod vgs is not zero chec to the change
ion current than there's some vgs.

Even vin=0, vgs to if vs to

Vin=0

Vin

## After adding a resistor, the circuit is:



 $I_{\text{d}}$  vs.  $V_{\text{in}}$  graph is as shown.



 $R_{in}$  plot:



#### R<sub>out</sub> plot:



#### **1.1.** (Compulsory Question)

An inverting amplifier in power optimization mode for a DC gain of 15. In an inverting amplifier configuration, the input signal is connected to the gate of the input transistor (NMOS), and the output is taken from the drain of the output transistor (PMOS). We can use current mirrors for power optimization.

In DC analysis, we use the small-signal model of MOSFETs to analyze the circuit. The DC gain of the amplifier (Av) is given by the ratio of the feedback resistor to the input resistor.

In AC analysis, we need to determine the poles and zeros of the amplifier circuit. The poles are determined by the capacitances in the circuit, while the zero is determined by the Miller effect of the input transistor.

Transient response analysis helps us understand how the circuit responds to changes in input over time. This analysis includes finding the maximum input swing before the amplifier saturates.

PVT (Process, Voltage, Temperature) and noise simulations are performed to ensure the robustness and reliability of the circuit under different operating conditions.

The circuit is as shown.





a. DC transfer characteristics curve, Graph between  $V_{\text{out}}$  and  $V_{\text{in}}$ 





b. AC response (locate poles and zero) curve



c. Transient response and the maximum input swing via  $V_{\text{out}}\!/\!V_{\text{in}}$  ratio



d. PVT and noise simulation



# 4: (Remaining Question for Roll 15)

In Cascading three inverters, take one as a resistive feedback inverter, then close the loop and plot the transient response. How is the circuit behavior under an open loop?

The cascading three-inverter circuit with resistive feedback amplifies and stabilizes input signals. By closing the feedback loop, the circuit settles quickly to changes in input, ensuring stability. Disconnecting the loop exposes the raw behavior, potentially sacrificing stability for faster response.

#### Circuit:



The output will be oscillations. By changing the resistor values, we obtain the oscillations.



#### **Afternoon Slot:**

Circuit-1: 5T OTA Differential Amplifier

#### Given information:

| Technology              | 180nm CMOS       |
|-------------------------|------------------|
| Power Supply            | 1.8V             |
| Gain                    | 30dB             |
| Gain Band width product | 2.5MHz           |
| Common mode range       | 0.8V (0.7V-1.5V) |
| Load Capacitance        | 10 pF            |

The differential gain of this circuit is given by:

$$A_{DM} = G_m \cdot R_{out} = g_{m1.2} \cdot (r_{ds2} \parallel r_{ds6})$$

### Slew Rate

The biasing current and the amount of load capacitance determine the slew rate. The slew rate is given by:

$$SR = \frac{I_{tail}}{C_L}$$

When the Slew Rate is  $\,5$  V/µs, and  $C_{\scriptscriptstyle L}$  is 10 pF,  $I_{\scriptscriptstyle tail}$  is  $\,50$  µA.

The circuit is as shown.



A. When the current mirror ratio is 1:10,

$$I_{out}/I_{ref} = 10:1$$

**Circuit-2**: Two-Stage Miller Compensated Operational Transconductance Amplifier(OTA)

